Offices: 310-530-9400 / Fax: 310-530-9402 www.adsantec.com

- High speed broadband 1:4 Demultiplexer (DMUX)
- Exhibits low jitter and limited temperature variation over industrial temperature range

ASNT2123-PQP DC-32Gbps Broadband Digital DDR 1:4 Demultiplexer

- Differential CML I/O data and clock buffers
- Half-rate clock input (DDR mode)
- Quarter-rate clock output
- Single +3.3V or -3.3V power supply
- Power consumption: 1.16W
- Fabricated in SiGe for high performance, yield, and reliability
- Standard QFN 36-pin package



Offices: 310-530-9400 / Fax: 310-530-9402 www.adsantec.com

#### DESCRIPTION



Fig. 1. Functional Block Diagram

ASNT2123-PQP is a low power and high-speed digital 1-to-4 deserializer-demultiplexer (DMUX) that functions seamlessly over data rates ( $f_{bit}$ ) ranging from DC to its maximum speed.

The main function of the part shown in Fig. 1 is to demultiplex an incoming high speed serial differential CML data bit stream dp/dn running at a bit rate of  $f_{\text{bit}}$  into 4 parallel data channels q0p/q0n, q1p/q1n, q2p/q2n, q3p/q3n running at a bit rate of  $f_{\text{bit}}$ /4. Differential or single-ended half-rate clock cep/cen must be provided by an external source for the part to function properly.

The parallel words and clock divided-by-4 c4op/c4on are transmitted through CML output interfaces. The clock and data outputs are phase-matched to each other resulting in a very little relative skew over the operating temperature range of the device.

The part's I/O's support the CML logic interface with on chip 50*Ohm* termination to vcc and may be used differentially, AC/DC coupled, single-ended, or in any combination (see also POWER SUPPLY CONFIGURATION). In the DC-coupling mode, the input signal's common mode voltage should comply with the specifications shown in ELECTRICAL CHARACTERISTICS. In the AC-coupling mode, the input termination provides the required common mode voltage automatically. The differential DC signaling mode is recommended for optimal performance.

#### POWER SUPPLY CONFIGURATION

The part can operate with either negative supply (vcc = 0.0V = ground and vee = -3.3V), or positive supply (vcc = +3.3V and vee = 0.0V = ground). In case of the positive supply, all I/Os need AC termination when connected to any devices with 50Ohm termination to ground. Different PCB layouts will be needed for each different power supply combination.



www.adsantec.com

#### All the characteristics detailed below assume vcc = 0.0V and vee = -3.3V.

#### ABSOLUTE MAXIMUM RATINGS

Caution: Exceeding the absolute maximum ratings shown in Table 1 may cause damage to this product and/or lead to reduced reliability. Functional performance is specified over the recommended operating conditions for power supply and temperature only. AC and DC device characteristics at or beyond the absolute maximum ratings are not assumed or implied. All min and max voltage limits are referenced to ground (assumed vcc).

Table 1. Absolute Maximum Ratings

| Parameter                   | Min | Max  | Units |
|-----------------------------|-----|------|-------|
| Supply Voltage (vee)        |     | -3.6 | V     |
| Power Consumption           |     | 1.3  | W     |
| RF Input Voltage Swing (SE) |     | 1.0  | V     |
| Case Temperature            |     | +100 | °C    |
| Storage Temperature         | -40 | +100 | °C    |
| Operational Humidity        | 10  | 98   | %     |
| Storage Humidity            | 10  | 98   | %     |



www.adsantec.com

# TERMINAL FUNCTIONS

| TERMINAL                        |                         |        | DESCRIPTION                                                            |                                                   |  |
|---------------------------------|-------------------------|--------|------------------------------------------------------------------------|---------------------------------------------------|--|
| Name                            | No.                     | Type   |                                                                        |                                                   |  |
| Low-Speed I/Os                  |                         |        |                                                                        |                                                   |  |
| q0p                             | 24                      | CML    | Differentia                                                            | al quarter-rate data outputs. Require external SE |  |
| q0n                             | 26                      | output | 50 <i>Ohm</i> termination to <b>vcc</b>                                |                                                   |  |
| q1p                             | 29                      | CML    |                                                                        |                                                   |  |
| q1n                             | 31                      | output |                                                                        |                                                   |  |
| q2p                             | 33                      | CML    |                                                                        |                                                   |  |
| q2n                             | 35                      | output |                                                                        |                                                   |  |
| q3p                             | 2                       | CML    |                                                                        |                                                   |  |
| q3n                             | 4                       | output |                                                                        |                                                   |  |
| c4op                            | 20                      | CML    | Differential quarter-rate clock outputs. Require external SE           |                                                   |  |
| c4on                            | 22                      | output | 50 <i>Ohm</i> termination to <b>vcc</b>                                |                                                   |  |
| High-Speed I/Os                 |                         |        |                                                                        |                                                   |  |
| cep                             | 6                       | CML    | Differential half-rate clock input signals with internal 50 <i>Ohm</i> |                                                   |  |
| cen                             | 8                       | input  | termination to VCC                                                     |                                                   |  |
| dp                              | 15                      | CML    | Differential full-rate data input signals with internal 50 <i>Ohm</i>  |                                                   |  |
| dn                              | 13                      | input  | termination to VCC                                                     |                                                   |  |
| Supply and Termination Voltages |                         |        |                                                                        |                                                   |  |
| Name Description                |                         |        | ion                                                                    | Pin Number                                        |  |
| vcc                             |                         |        | r supply                                                               | 3, 5, 7, 9, 12, 14, 16, 18, 21, 23, 25, 27,       |  |
|                                 | (+3.3V  or  0)          |        | r 0)                                                                   | 30, 32, 34, 36                                    |  |
| vee                             | e Negative power supply |        | er supply                                                              | 1, 10, 19, 28                                     |  |
|                                 | (0V  or  -3.3V)         |        | 11.                                                                    |                                                   |  |
| nc                              | Not connected pins      |        | ed pins                                                                | 11, 17                                            |  |
|                                 | I.                      |        |                                                                        |                                                   |  |



www.adsantec.com

## **ELECTRICAL CHARACTERISTICS**

| PARAMETER                       | MIN         | TYP      | MAX      | UNIT                                       | COMMENTS                       |
|---------------------------------|-------------|----------|----------|--------------------------------------------|--------------------------------|
| General Parameters              |             |          |          |                                            |                                |
| vee                             | -3.1        | -3.3     | -3.5     | V                                          | ±6%                            |
| VCC                             |             | 0.0      |          | V                                          | External ground                |
| <i>I</i> vee                    |             | 350      |          | mΑ                                         |                                |
| Power consumption               |             | 1160     |          | mW                                         |                                |
| Junction temperature            | -40         | 25       | 125      | $^{\circ}C$                                |                                |
| HS Input Data (dp/dn)           |             |          |          |                                            |                                |
| Data Rate                       | DC          | 20       | 32       | Gb/s                                       |                                |
| Swing                           | 0.2         |          | 0.8      | V                                          | Differential or SE, p-p        |
| CM Voltage Level                | vcc-0.8     | }        | VCC      | V                                          | Must match for both inputs     |
| Half-Rate Input Clock (cep/cen) |             |          |          |                                            |                                |
| Frequency                       | DC          | 10       | 16       | GHz                                        |                                |
| Differential swing              | 0.2         |          | 0.8      | V                                          | Differential or SE, p-p        |
| CM Voltage Level                | vcc-0.8 vcc |          | VCC      | V                                          | Must match for both inputs     |
| Duty Cycle                      | 40          | 50       | 60       | %                                          |                                |
| LS                              | Output 1    | Data (q0 | p/q0n, q | 1p/q1n,                                    | q2p/q2n, q3p/q3n)              |
| Data Rate                       | DC          | 5        | 8        | Gb/s                                       |                                |
| Logic "1" level                 |             | VCC      |          | V                                          |                                |
| Logic "0" level                 | vcc-0.44    |          | V        | With external 50 <i>Ohm</i> DC termination |                                |
| Output Jitter                   |             | 2        |          | ps                                         | Peak-to-peak at 10 <i>Gb/s</i> |
| LS Output Clock (c4op/c4on)     |             |          |          |                                            |                                |
| Frequency                       | DC          | 5        | 8        | GHz                                        |                                |
| Logic "1" level                 |             | VCC      |          | V                                          |                                |
| Logic "0" level                 | vcc-0.4     |          | V        | With external 50 <i>Ohm</i> DC termination |                                |
| Duty Cycle                      | 50          |          | %        |                                            |                                |
| Output Jitter                   |             | 1        |          | ps                                         | Peak-to-peak at 10 <i>GHz</i>  |

www.adsantec.com

### PACKAGE INFORMATION

The chip die is housed in standard 36-pin QFN package with a footprint shown in Fig. 2. It is recommended that the center heat slug located on the back side of the package is soldered to the vee plain that is ground for the positive supply or power for the negative supply.

The part's identification label is ASNT2123-PQP The first 8 characters of the name before the dash identify the bare die including general circuit family, fabrication technology, specific circuit type, and part version while the 3 characters after the dash represent the package's manufacturer, type, and pin out count.

This device complies with the Restriction of Hazardous Substances (RoHS) per 2011/65/EU for all ten substances.



Fig. 2. QFN 36-Pin Package Drawing (All Dimensions in mm)



www.adsantec.com

# **REVISION HISTORY**

| Revision | Date    | Changes                     |
|----------|---------|-----------------------------|
| 1.1.2    | 01-2020 | Updated Package Information |
| 1.0.2    | 07-2019 | Updated Letterhead          |
| 1.0.1    | 11-2017 | Initial release             |
| 0.0.1    | 10-2017 | Preliminary release         |